

# Daily Practice Problems: Addressing Modes







• Consider a PC-relative mode type branch instruction which takes branch on address 770 in memory. The instruction has offset value 150. What is the address of this instruction in memory, if each instruction is stored in memory on 4 locations?





• The instruction POP uses which type of addressing mode?





- An instruction is stored at Location X with its address field at location X+1. The address field has the value Y. A processor register contains the number Z. Evaluate the effective address, if addressing mode is:
  - 1. Direct
  - 2. Immediate
  - 3. Relative
  - 4. Register Indirect





Consider a three word machine instruction

ADD A[R0], @ B

The first operand (destination) "A [R0]" uses indexed addressing mode with R0 as the index register. The second operand (source) "@ B" uses indirect addressing mode. A and B are memory addresses residing at the second and the third words, respectively. The first word of the instruction specifies the opcode, the index register designation and the source and destination addressing modes. During execution of ADD instruction, the two operands are added and stored in the destination (first operand).

Assume it takes 1 memory cycle to access 1 word form memory, further assume that each address and operand is of 1 word then, number of memory cycles needed to execute the above instruction is?







- For the very first operand access among the table of content in \_\_\_\_\_ addressing mode, the operand accessed is same as register indirect mode?
- a) Auto-increment mode
- b) Auto-Decrement mode
- c) Register mode
- d) Indexed Register Mode





• What happens in execution phase of branch instruction?





 For branch type of instructions effective address only is calculated when the branch should be taken, otherwise not.

True/False?





How Relative addressing mode can work in 4-address instructions?





• Consider a 2-word instruction, which is of the following type:

The first operand (destination) uses register indirect mode and second operand uses indirect mode. Assume each operand is of size 2 words and main memory takes 50ns for 1-word access.

Total memory access time required in:

- 1. Fetch cycle of instruction
- 2. Execution cycle of instruction
- 3. Instruction cycle of instruction









**ENGLISH** 

#### **Comprehensive Course on Computer Organization & Architecture**

Vishvadeep Gothi

In this course, Vishvadeep Gothi will cover end to end topics of entire course for GATE-CS/IT. Topics covered will be Basics of Computer Systems, Floating Point Representation, Instructions, Addressing Modes, CP... Read more







Updates



About

| Start Date | Time             |
|------------|------------------|
| 13 July    | 09:00 – 10:30 AM |



## vishvadeep.gothi



vd\_gothi



CO with Vishvadeep @vishvadeepG

## Happy Learning..!







